

## SRI VASAVI ENGINEERING COLLEGE (AUTONOMOUS) Pedatadepalli, Tadepalligudem – 534 101. DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING

## M. Tech (2022-24 Batch)

## **Students List**

| S. No. | Roll<br>Number | Specialization | Name of the<br>Student      | Project Title                                                                                   |
|--------|----------------|----------------|-----------------------------|-------------------------------------------------------------------------------------------------|
| 1.     | 22A81D4801     | ES & VLSI      | K. Indira Priya<br>Darshini | Design of Efficient Low Power Test Pattern<br>Generator Circuit for BIST Architecture           |
| 2.     | 22A81D4802     | ES & VLSI      | R.P.V.S. Aditya             | Design and Implementation of<br>Approximate Adders and Subtractors for<br>Low power Application |